# Inferring a Multiplexer Demo Script

## Introduction

This demonstration reviews the following procedures:

- Creating a Vivado™ Design Suite project
- Creating a source file
- Writing the code for the multiplexer
- Viewing the RTL schematic

#### Preparation:

· Required files: None

• Required hardware: None

Required software: Vivado Design Suite

# Inferring a Multiplexer

|    | Action with Description                                                                                                                              | Point of Emphasis and Key Takeaway                                                                                                                            |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •  | Launch the Vivado Design Suite.                                                                                                                      |                                                                                                                                                               |
| ID | Create a project using the New Project Wizard.  e Create New Project Wizard in the Vivado E allows designers to create a Vivado esign Suite project. | The Vivado IDE provides guidance via the Getting Started page. Here you can select from different options to start the type of project you are interested in. |
| •  | Enter multiplexer as the project name and choose the project location as \$TRAINING_PATH/mux/demo/KCU105.                                            | The user has the ability to name things and store the project at any location.                                                                                |
| •  | Enter a name for the project and specify a directory where the project data files will be stored.                                                    |                                                                                                                                                               |

| Action with Description                                                                                                                                                                              | Point of Emphasis and Key Takeaway                                                                                                                                                                                                                                                                |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Select RTL Project as the project type and select Do not specify sources at this time.                                                                                                               | Specify the type of project, which determines the types of source files that are associated with the project.                                                                                                                                                                                     |  |
| Select the type of project to create. And since the design is based on a template, no external code is required.                                                                                     | <ul> <li>Explain the different types of projects such as:</li> <li>RTL project (source based)</li> <li>Post-synthesis project (netlist based)</li> <li>I/O planning project (part/package resources)</li> <li>Imported project (from Synplify, XST, or ISE® Design Suite project file)</li> </ul> |  |
|                                                                                                                                                                                                      | Example project (from a pre-defined template)                                                                                                                                                                                                                                                     |  |
| Select the <b>Boards</b> tab and select either Kintex-UltraScale KCU105 Evaluation Platform.  Choose a default AMD part or board for your project.                                                   | You can select the specific parts or an evaluation board.  Filters help you quickly find your specific parts or board based on the product category, family, sub-family, package, speed grade, and temperature grade.                                                                             |  |
| Review the New Project Summary.                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                   |  |
| In the Flow navigator, select Add Sources from the Project Manager and select Add or create design sources. Click Next and select Create File.  The file to be created is part of the design source. | The Add Sources dialog box guides you through the process of adding and creating sources for your project.  Explain the different sources such as:  Constraints (defines physical parameters such as pin location)  Design sources (synthesizable)  Simulation sources (testbench)                |  |
| Select the desired Language as the file type and enter multiplexer as the file name and select Finish.  Create a new source file and add it to your project.                                         | Opens the Create Source File dialog box in which you can create new VHDL, Verilog, Verilog header, memory file, or SystemVerilog files.                                                                                                                                                           |  |

## **Action with Description** Point of Emphasis and Key Takeaway Define the following ports for the Explain about defining I/O ports. multiplexer: Port names: inp1 - input, inp2 - input, inp3 - input, inp4 - input, selector[1:0] input (MSB - 1 LSB - 0), y - output Define a module and specify the I/O ports to add to your source file. Define Module Define a module and specify I/O Ports to add to your source file. For each port specified: MSB and LSB values will be ignored unless its Bus column is checked. Ports with blank names will not be written. **Module Definition** I/O Port Definitions Port Name Direction Bus MSB LSB inp1 input inp2 input inp3 input inp4 input 1 selector input 0 output (?) Cancel Show the input/output ports assigned based on Double-click the source file from the Hierarchy window to open the file. the input provided. Select **Tools** > **Language Templates** or Language templates provide the templates for **Project Manager > Language Templates** synthesis constructs, simulation constructs, in the Flow Navigator. device instantiation, etc. Open the language templates and refer to the multiplexer coding syntax.

|                                       | Action with Description                                                                                   | Point of Emphasis and Key Takeaway     |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------|
| •                                     | Expand Verilog > Synthesis Constructs > Coding Examples > Multiplexers > Combinatorial > 4-to-1 (always). | Explain the coding examples available. |
|                                       | OR                                                                                                        |                                        |
| •                                     | Expand VHDL > Synthesis Constructs > Coding Examples > Multiplexers > 4-to-1 (process).                   |                                        |
| Copy the 4-to-1 multiplexer template. |                                                                                                           |                                        |

- Paste the code in the source file.
- Update the code with respect to the input and output ports declared.

For Verilog Users:

Change the output port y to reg.

#### **Action with Description**

### Point of Emphasis and Key Takeaway

For Verilog Users:

```
23 module multiplexer(
24
    input inp1,
25 input inp2,
    input inp3,
26
27
    input inp4,
28
    input [1:0] selector,
29
     output reg y
30
     );
31
32 always @(selector, inp1, inp2, inp3, inp4)
33
       case (selector)
34
           2'b00: y = inp1;
35
           2'b01: y = inp2;
36
           2'b10: y = inp3;
37
           2'b11: y = inp4;
38
        endcase
39
40 endmodule
```

For VHDL Users:

```
43 architecture Behavioral of multiplexer is
44
45 begin
46
47 process (selector, inp1, inp2, inp3, inp4)
49 case selector is
50 when "00" => y <= inp1;
      when "01" => y <= inp2;
when "10" => y <= inp3;</pre>
51
52
53
       when "11" => y <= inp4;
        when others => y <= inpl;
55 end case;
56 end process;
57
58 end Behavioral;
```

- Save the source file.
- Select RTL Analysis > Open Elaborated Design > Schematic.

Open the elaborated design and view the RTL schematic.

The elaborated design shows how low-level logic connected to buses is represented as *grouped logic* to make the RTL schematic easier to view.



# **Summary**

In this demonstration, you created a new Vivado Design Suite project, created a new Source file, accessed the language templates (the multiplexer code template), and created a multiplexer. Finally, you opened the elaborated design and viewed the RTL schematic of the multiplexer code.